SerialLite II IP Core User Guide

ID 683179
Date 7/13/2021
Public
Document Table of Contents

3.3.5. SerialLite II Clocking Structure

The SerialLite II IP core clock structures vary based on the configuration parameters.

The following diagrams show the SerialLite II IP core clock structures, which vary based on the configuration parameters.

Figure 20. Full-Featured Clock Structure


Figure 21. No Receiver FIFO Buffers Clock Structure


Figure 22. Full-Featured No Frequency Offset Clock Structure


Figure 23. No Receiver FIFO Buffers No Frequency Offset Clock Structure


Figure 24. Streaming Full-Featured Clock Structure


Figure 25. Streaming No Frequency Offset Clock Structure


Figure 26. Full Featured Clock Structure for 5G Symmetrical With TSIZE = 2


For Intel® Arria® 10, Arria® V, Cyclone® V, and Stratix® V configurations, you must integrate the transceiver to the SerialLite II IP core manually. When you configure the transceiver to work in more than 1 lane per SerialLite II instance, the tx_clkout(0) signal from the TX channel (PHY IP) must drive the SerialLite II input clock (tx_coreclk) and the input port (tx_coreclkin) of all TX channels (PHY IP). Similarly, if your design requires more than 1 RX channel per SerialLite II instance, the rx_clkout(0) from the RX channel (PHY IP) must drive the SerialLite II input clock (rx_coreclk) and the input port (rx_coreclkin) of all RX channels (PHY IP).