SerialLite II IP Core User Guide

ID 683179
Date 7/13/2021
Public
Document Table of Contents

3.5.3. Extra Signals Between SerialLite II and Custom PHY IP Cores

The SerialLite II IP core includes new signals to interface with the Custom PHY IP core for data communication.
Table 23.  New Interface Signals
Note: Some transceiver signals are removed due to the exclusion of hard transceiver in this configuration.
Signal Direction Width Description
rx_parallel_data_out Input (Datapath width) × (Number of receiver channels) Data input from the hard receiver.
rx_coreclk Input 1 Clock input from the hard receiver.
tx_parallel_data_in Output (Datapath width) × (Number of transmitter channels Data output for the hard transmitter.
tx_ctrlenable Output (Number of control bits) × (Number of transmitter channels) Control signal to indicate the control word in the tx_parallel_data_in signal.
tx_coreclk Input 1 Clock input from the hard transmitter.
rx_ctrldetect Output (Number of control bits) × (Number of receiver channels) Control signal to indicate that control word is detected in the hard transceiver.
stat_rr_pattdet Input (Number of control bits) × (Number of receiver channels) Pattern detect output for the hard transceiver.
err_rr_disp Input (Number of control bits) × (Number of receiver channels) Disparity error output for the hard transceiver.
flip_polarity Output Number of receiver channels Polarity inversion input for the hard transceiver.
err_rr_8berrdet Input (Number of control bits) × (Number of receiver channels) Shows 8B/10B errors from the transceiver.