SerialLite II IP Core User Guide

ID 683179
Date 7/13/2021
Public
Document Table of Contents

3.5. IP Core Configuration for Intel® Arria® 10, Arria® V, Cyclone® V, and Stratix® V Devices

The supported features for the SerialLite II IP core in Intel® Arria® 10, Arria® V, Cyclone® V, and Stratix® V devices are the same with the Stratix® IV GX devices, except for the hard transceiver features. Because there is no hard transceiver in this configuration, you need to instantiate the Custom PHY IP core and integrate both cores in your design.
Table 20.  Custom PHY IP Core Blocks and Data Rate Used by SerialLite II IP Core
FPGA Fabric Transceiver Interface Width Blocks Enabled Data Rate (Mbps) for Intel® Arria® 10/ Arria® V GZ/ Arria® V GX/ Stratix® V Data Rate (Mbps) for Cyclone® V
32

(TSIZE = 4)

  • Word alignment mode: Manual 2/Automatic synchronization state machine 3
  • Word alignment pattern: 10'h17c
3,126 to 6,375 (or higher for Intel® Arria® 10 devices) 3,126 to 5,000
8B/10B encoder/decoder
16

(TSIZE = 2)

  • Word alignment mode: Automatic synchronization state machine
  • Word alignment pattern: 10'h17c
1,000 to 5,000 1,000 to 3,750
8B/10B encoder/decoder
8

(TSIZE = 1)

  • Word alignment mode: Automatic synchronization state machine
  • Word alignment pattern: 10'h17c
622 to 2,500 622 to 1,875
8B/10B encoder/decode

2 Assert the rx_enapatternalign register in Custom PHY through the Avalon® memory-mapped interface to trigger another alignment when synchronization is lost.
3 Applicable only for Intel® Arria® 10, Arria® V GZ, and Stratix® V devices.