Arria® V Device Datasheet

ID 683022
Date 5/23/2023
Public
Document Table of Contents

1.2.2.4. Memory Block Performance Specifications

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Intel® Quartus® Prime software to report timing for the memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in fMAX.

Table 38.  Memory Block Performance Specifications for Arria® V Devices
Memory Mode Resources Used Performance Unit
ALUTs Memory –I3, –C4 –I5, –C5 –C6
MLAB Single port, all supported widths 0 1 500 450 400 MHz
Simple dual-port, all supported widths 0 1 500 450 400 MHz
Simple dual-port with read and write at the same address 0 1 400 350 300 MHz
ROM, all supported width 500 450 400 MHz
M10K Block Single-port, all supported widths 0 1 400 350 285 MHz
Simple dual-port, all supported widths 0 1 400 350 285 MHz
Simple dual-port with the read-during-write option set to Old Data, all supported widths 0 1 315 275 240 MHz
True dual port, all supported widths 0 1 400 350 285 MHz
ROM, all supported widths 0 1 400 350 285 MHz