Networking Interface for Open Programmable Acceleration Engine: Intel® Programmable Acceleration Card with Intel® Arria® 10 GX FPGA

ID 683532
Date 8/05/2019
Public
Document Table of Contents

3.1.4.5. Transmitter Pre-Emphasis Second Post Tap Encodings

analog-pma-setting-index = "4"

HSSI PHY transmitter pre-emphasis second post tap is specified using a combination of two parameters:

  • XCVR_A10_TX_PRE_EMP_SIGN_2ND_POST_TAP – specifies positive or negative pre-emphasis polarity.
  • XCVR_A10_TX_PRE_EMP_SWITCHING_CTRL_2ND_POST_TAP – specifies pre-emphasis magnitude.

The following table shows the supported range of values for transmitter pre-emphasis second post tap with the corresponding sysfs analog-pma-setting hex string value.

Table 18.  Transmitter Pre-Emphasis Second Post Tap sysfs Value Encodings

XCVR_A10_TX_PRE_EMP_SWITCHING_CTRL_2ND_POST_TAP

analog-pma-setting

Range of decimal values from 0 to 12

XCVR_A10_TX_PRE_EMP_SIGN_2ND_POST_TAP = FIR_POST_2T_POS

Range of string values from "0" to "c"

Range of decimal values from 0 to 12

XCVR_A10_TX_PRE_EMP_SIGN_2ND_POST_TAP = FIR_POST_2T_NEG

Range of string values from "20" to "2c" (default = "20")