Networking Interface for Open Programmable Acceleration Engine: Intel® Programmable Acceleration Card with Intel® Arria® 10 GX FPGA

ID 683532
Date 8/05/2019
Public
Document Table of Contents

2.1.3. HSSI PHY Control and Status

This set of ports on the hssi interface provide for HSSI PHY receive Physical Medium Attachment (PMA) clock data recovery (CDR) lock sequencing control, PCS status, and transceiver loopback control. The signaling behavior conforms to the Arria 10 FPGA Transceiver Native PHY IP with enhanced PCS. The below table cross references the hssi port names to the Native PHY IP port names.

Table 4.  HSSI PHY Control and Status PortsFor detailed information on these signals, see the Intel Arria 10 Transceiver PHY User Guide as referenced in the below table.
hssi Port Name

Width

Direction

Clock Domain

Native PHY IP Port Name

Reference in Intel Arria 10 Transceiver PHY User Guide

a2f_rx_seriallpbken

4

Input

Async

rx_seriallpbken

Table TX PMA Ports in PMA Ports

a2f_rx_set_locktoref

4

Input

Async

rx_set_locktoref

f2a_rx_is_lockedtoref

4

Output

Async

rx_is_lockedtoref

a2f_rx_set_locktodata

4

Input

Async

rx_set_locktodata

f2a_rx_enh_blk_lock

4

Output

f2a_rx_clk_ln0

rx_enh_blk_lock

Table Block Synchronizer in Enhanced PCS Ports

f2a_rx_enh_highber

4

Output

f2a_rx_clk_ln0

rx_enh_highber

Table 10GBASE-R BER Checker in Enhanced PCS Ports