Arria® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683213
Date 10/18/2023
Public
Document Table of Contents

6.1.3. True LVDS Buffers in Arria® V Devices

The following tables list the number of true LVDS buffers supported in Arria® V devices with these conditions:

  • The LVDS channel count does not include dedicated clock pins.
  • Dedicated SERDES and DPA is available for top and bottom banks only.
  • Each I/O sub-bank can support up to two independent ALTLVDS interfaces. For example, you can place two ALTLVDS interfaces in bank 8A driven by two different PLLs, provided that the LVDS channels are not interleaved.
Table 59.  LVDS Channels Supported in Arria® V GX Devices
Member Code Package Side TX RX
A1 and A3 672-pin FineLine BGA, Flip Chip Top 28 34
Bottom 29 34
896-pin FineLine BGA, Flip Chip Top 33 40
Bottom 34 40
A5 and A7 672-pin FineLine BGA, Flip Chip Top 34 44
Bottom 34 44
896-pin FineLine BGA, Flip Chip Top 42 48
Bottom 42 48
1152-pin FineLine BGA, Flip Chip Top 60 68
Bottom 60 68
B1 and B3 896-pin FineLine BGA, Flip Chip Top 42 48
Bottom 42 48
1152-pin FineLine BGA, Flip Chip Top 60 68
Bottom 60 68
1517-pin FineLine BGA, Flip Chip Top 80 88
Bottom 80 88
B5 and B7 1152-pin FineLine BGA, Flip Chip Top 60 68
Bottom 60 68
1517-pin FineLine BGA, Flip Chip Top 80 88
Bottom 80 88
Table 60.  LVDS Channels Supported in Arria® V GT Devices
Member Code Package Side TX RX
C3 672-pin FineLine BGA, Flip Chip Top 26 34
Bottom 26 34
896-pin FineLine BGA, Flip Chip Top 34 40
Bottom 34 40
C7 896-pin FineLine BGA, Flip Chip Top 42 48
Bottom 42 48
1152-pin FineLine BGA, Flip Chip Top 60 68
Bottom 60 68
D3 896-pin FineLine BGA, Flip Chip Top 42 48
Bottom 42 48
1152-pin FineLine BGA, Flip Chip Top 60 68
Bottom 60 68
1517-pin FineLine BGA, Flip Chip Top 80 88
Bottom 80 88
D7 1152-pin FineLine BGA, Flip Chip Top 60 68
Bottom 60 68
1517-pin FineLine BGA, Flip Chip Top 80 88
Bottom 80 88
Table 61.  LVDS Channels Supported in Arria® V GZ Devices
Member Code Package Side TX RX
E1 and E3 780-pin FineLine BGA, Flip Chip Top 42 51
Bottom 39 39
1152-pin FineLine BGA, Flip Chip Top 48 57
Bottom 51 51
E5 and E7 1152-pin FineLine BGA, Flip Chip Top 54 63
Bottom 75 75
1517-pin FineLine BGA, Flip Chip Top 79 81
Bottom 87 87
Table 62.  LVDS Channels Supported in Arria® V SX Devices
Member Code Package Side TX RX
B3 and B5 896-pin FineLine BGA, Flip Chip Top 14 37
Bottom 20 37
1152-pin FineLine BGA, Flip Chip Top 14 37
Bottom 30 77
1517-pin FineLine BGA, Flip Chip Top 40 48
Bottom 80 88
Table 63.  LVDS Channels Supported in Arria® V ST Devices
Member Code Package Side TX RX
D3 and D5 896-pin FineLine BGA, Flip Chip Top 14 37
Bottom 20 37
1152-pin FineLine BGA, Flip Chip Top 14 37
Bottom 30 77
1517-pin FineLine BGA, Flip Chip Top 40 48
Bottom 80 88