Arria® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683213
Date 10/18/2023
Public
Document Table of Contents

4.1.1. Clock Resources in Arria® V Devices

Table 26.  Clock Resources in Arria® V Devices
Clock Resource Device Number of Resources Available Source of Clock Resource
Clock input pins
  • Arria® V GX A1 and A3
  • Arria® V GT C3
40 single-ended or 20 differential CLK[0..7][p,n] and CLK[12..23][p,n] pins
  • Arria® V SX B3 and B5
  • Arria® V ST D3 and D5
40 single-ended or 20 differential CLK[0..11][p,n] and CLK[16..23][p,n] pins
  • Arria® V GX A5, A7, B1, B3, B5, and B7
  • Arria® V GT C7, D3, and D7
  • Arria® V GZ E1, E3, E5, and E7
48 single-ended or 24 differential CLK[0..23][p,n] pins
GCLK and RCLK networks
  • Arria® V GX A1 and A3
  • Arria® V GT C3
76 CLK[0..7][p,n] and CLK[12..23][p,n] pins, PLL clock outputs, and logic array
  • Arria® V SX B3 and B5
  • Arria® V ST D3 and D5
82 CLK[0..11][p,n] and CLK[16..23][p,n] pins, PLL clock outputs, and logic array
  • Arria® V GX A5, A7, B1, B3, B5, and B7
  • Arria® V GT C7, D3, and D7
88 CLK[0..23][p,n] pins, PLL clock outputs, and logic array
Arria® V GZ E1, E3, E5, and E7 92
PCLK networks
  • Arria® V GX A1 and A3
  • Arria® V GT C3
120 DPA clock outputs, PLD-transceiver interface clocks, I/O pins, and logic array
  • Arria® V GX A5 and A7
  • Arria® V GT C7
184
  • Arria® V SX B3 and B5
  • Arria® V ST D3 and D5
208
Arria® V GZ E1 and E3 210
  • Arria® V GX B1 and B3
  • Arria® V GT D3
224
  • Arria® V GX B5 and B7
  • Arria® V GT D7
248
Arria® V GZ E5 and E7 282

For more information about the clock input pins connections, refer to the pin connection guidelines.