Arria® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683213
Date 10/18/2023
Public
Document Table of Contents

4.2.2. PLL Locations in Arria® V Devices

Arria® V devices provide PLLs for the transceiver channels. These PLLs are located in a strip, where the strip refers to an area in the FPGA.

The total number of PLLs in the Arria® V devices includes the PLLs in the PLL strip. However, the transceivers can only use the PLLs located in the strip.

The following figures show the physical locations of the fractional PLLs. Every index represents one fractional PLL in the device. The physical locations of the fractional PLLs correspond to the coordinates in the Quartus II Chip Planner.

Figure 76. PLL Locations for Arria® V GX A1 and A3 Devices, and Arria® V GT C3 Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 77. PLL Locations for Arria® V GX A5 and A7 Devices, and Arria® V GT C7 Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 78. PLL Locations for Arria® V GX B1 and B3 Devices, and Arria® V GT D3 Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 79. PLL Locations for Arria® V GX B5 and B7 Devices, and Arria® V GT D7 Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 80. PLL Locations for Arria® V GZ E1 and E3 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 81. PLL Locations for Arria® V GZ E5 and E7 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 82. PLL Locations for Arria® V SX B3 and B5 Devices, and Arria® V ST D3 and D5 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.