Qsys System Design Tutorial

ID 683378
Date 5/04/2015
Public
Document Table of Contents

1.1. Software and Hardware Requirements

The Qsys System Design tutorial requires the following software and hardware requirements:

  • Altera Quartus II software.
  • Nios II EDS.
  • tt_qsys_design.zip design files, available from the Qsys Tutorial Design Example page. The design files include project files set up for select Altera development boards, and components that you can use in any Qsys design.

You can build the Qsys system in this tutorial for any Altera development board or your own custom board, if it meets the following requirements:

  • An Altera Arria®, Cyclone®, or Stratix® series FPGA.
  • Minimum of 12k logic elements (LEs).
  • Minimum of 128k of embedded memory.
  • JTAG connection to the FPGA that provides a communications link back to the host so that you can monitor the memory test progress.
  • Any memory that has a Qsys-based controller with an Avalon® Memory-Mapped (Avalon-MM) slave interface.