Cyclone® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683375
Date 10/18/2023
Public
Document Table of Contents

4.1.1. Clock Resources in Cyclone® V Devices

Table 18.  Clock Resources in Cyclone® V Devices
Clock Resource Device Number of Resources Available Source of Clock Resource
Clock input pins
  • Cyclone® V E A5, A7, and A9
  • Cyclone® V GX C4, C5, C7, and C9
  • Cyclone® V GT D5, D7, and D9
24 single-ended or 12 differential CLK[0..11][p,n] pins
  • Cyclone® V E A2 and A4
  • Cyclone® V GX C3
18 single-ended or 9 differential CLK[0..3][p,n], CLK[6][p,n], and CLK[8..11][p,n] pins
  • Cyclone® V SE A5 and A6
  • Cyclone® V SX C5 and C6
  • Cyclone® V ST D5 and D6
16 single-ended or 8 differential CLK[0..7][p,n] pins
  • Cyclone® V SE A2 and A4
  • Cyclone® V SX C2 and C4
12 single-ended or 6 differential CLK[0..3][p,n] and CLK[6,7][p,n] pins
GCLK and RCLK networks
  • Cyclone® V E A5, A7, and A9
  • Cyclone® V GX C4, C5, C7, and C9
  • Cyclone® V GT D5, D7, and D9
  • GCLK networks: 16
  • RCLK networks: 88
CLK[0..11][p,n] pins, PLL clock outputs, and logic array
  • Cyclone® V E A2 and A4
  • Cyclone® V GX C3
CLK[0..3][p,n], CLK[6][p,n], CLK[8..11][p,n] pins, PLL clock outputs, and logic array
  • Cyclone® V SE A2 and A4
  • Cyclone® V SX C2 and C4
  • GCLK networks: 16
  • RCLK networks: 72
CLK[0..3][p,n] and CLK[6,7][p,n] pins
  • Cyclone® V SE A5 and A6
  • Cyclone® V SX C5 and C6
  • Cyclone® V ST D5 and D6
  • GCLK networks: 16
  • RCLK networks: 66
CLK[0..7][p,n] pins, PLL clock outputs, and logic array
PCLK networks Cyclone® V E A2 and A4
Cyclone® V GX C3 6 PLD-transceiver interface clocks, I/O pins, and logic array
  • Cyclone® V E A5
  • Cyclone® V GX C4and C5
  • Cyclone® V GT D5
  • Cyclone® V SE A2 and A4
  • Cyclone® V SX C2 and C4
12
  • Cyclone® V E A7
  • Cyclone® V GX C7
  • Cyclone® V GT D7
  • Cyclone® V SE A5 and A6
  • Cyclone® V SX C5 and C6
  • Cyclone® V ST D5 and D6
18
  • Cyclone® V E A9
  • Cyclone® V GX C9
  • Cyclone® V GT D9
24

For more information about the clock input pins connections, refer to the pin connection guidelines.