Serial Lite III Streaming Intel® Stratix® 10 FPGA IP Design Example User Guide

ID 683341
Date 11/01/2021
Public
Document Table of Contents

1.3.3. Presets

Standard presets allow instant entry of pre-selected parameter values in the IP and Example Design tabs. You can select the presets at the lower right window in the parameter editor.

The parameter values chosen for the presets belong to the group of supported Serial Lite III Streaming IP configurations for design example generation. You can select one of the presets available for your target device to quickly generate a design example without having to manually set each parameter in the IP tab and verifying that the parameter matches the supported configurations set. There are eight preset settings available in the library that support Duplex, Sink and Source modes:

  • Standard Clocking Mode 6x12.5G
  • Standard Clocking Mode 6x17.4G
  • Standard Clocking Mode 2x25G
  • Standard Clocking Mode 4x28G
  • Advanced Clocking Mode 6x12.5G
  • Advanced Clocking Mode 6x17.4G
  • Advanced Clocking Mode 2x25G
  • Advanced Clocking Mode 4x28G
Note: Serial Lite III Streaming Intel® FPGA IP design examples for Intel® Stratix® 10 devices are only available in Intel® Quartus® Prime Pro Edition.
Table 3.  Parameter Settings for Intel® Stratix® 10 Design Example Standard Clocking Presets
Presets Standard Clocking Mode 6x12.5G Standard Clocking Mode 6x17.4G Standard Clocking Mode 2x25G Standard Clocking Mode 4x28G
Direction
  • Simplex and Duplex (H-tile and L-tile)
  • Duplex (E-tile)
  • Simplex and Duplex (H-tile and L-tile)
  • Duplex (E-tile)
  • Simplex and Duplex (H-tile and L-tile)
  • Duplex (E-tile)
  • Simplex and Duplex (H-tile and L-tile)
  • Duplex (E-tile)
Number of lanes 6 6 2 4
Meta frame length in words 200 200 200 200
Transceiver reference clock frequency (MHz) 312.5 600.0 312.5 200.0
Enable M20K ECC support ON/OFF

The default value is OFF.

ON/OFF

The default value is OFF.

ON/OFF

The default value is OFF.

ON/OFF

The default value is OFF.

Clocking Mode Standard clocking mode Standard clocking mode Standard clocking mode Standard clocking mode
Required user clock frequency (MHz) 177.556818 247.159091 355.113636 397.727273
Transceiver data rate (Gbps) 12.5 17.4 25.0 28.0
Streaming Mode Full Full Full Full
VCCR_GXB and VCCT_GXB supply voltage for the transceiver 1.0 V (applicable only for L-tile and H-tile devices) 1.0 V (applicable only for L-tile and H-tile devices) 1.1 (applicable only for L-tile and H-tile devices) 1.1 (applicable only for L-tile and H-tile devices)
Transceiver Channel Type GX (applicable only for L-tile and H-tile devices) GX (applicable only for L-tile and H-tile devices) GXT (applicable only for L-tile and H-tile devices) GXT (applicable only for L-tile and H-tile devices)
Transceiver Tile L-tile, H-tile, and E-tile devices L-tile, H-tile, and E-tile devices L-tile, H-tile, and E-tile devices L-tile, H-tile, and E-tile devices
Table 4.  Parameter Settings for Intel® Stratix® 10 Design Example Advanced Clocking Presets
Presets Advanced Clocking Mode 6x12.5G Advanced Clocking Mode 6x17.4G Advanced Clocking Mode 2x25G Advanced Clocking Mode 4x28G
Direction
  • Simplex and Duplex (H-tile and L-tile)
  • Duplex (E-tile)
  • Simplex and Duplex (H-tile and L-tile)
  • Duplex (E-tile)
  • Simplex and Duplex (H-tile and L-tile)
  • Duplex (E-tile)
  • Simplex and Duplex (H-tile and L-tile)
  • Duplex (E-tile)
Number of lanes 6 6 2 4
Meta frame length in words 200 200 200 200
Transceiver reference clock frequency (MHz) 312.5 600.0 312.5 200.0
Enable M20K ECC support ON/OFF

The default value is OFF.

ON/OFF

The default value is OFF.

ON/OFF

The default value is OFF.

ON/OFF

The default value is OFF.

Clocking Mode Advanced clocking mode Advanced clocking mode Advanced clocking mode Advanced clocking mode
Required user clock frequency (MHz)

182.835821

254.507463 365.671642 409.552239
Transceiver data rate (Gbps) 12.5 17.4 25.0 28.0
Streaming Mode Full Full Full Full
VCCR_GXB and VCCT_GXB supply voltage for the transceiver 1.0 V (applicable only for L-tile and H-tile devices) 1.0 V (applicable only for L-tile and H-tile devices) 1.1 (applicable only for L-tile and H-tile devices) 1.1 (applicable only for L-tile and H-tile devices)
Transceiver Channel Type GX (applicable only for L-tile and H-tile devices) GX (applicable only for L-tile and H-tile devices) GXT (applicable only for L-tile and H-tile devices) GXT (applicable only for L-tile and H-tile devices)
Transceiver Tile L-tile, H-tile, and E-tile devices L-tile, H-tile, and E-tile devices L-tile, H-tile, and E-tile devices L-tile, H-tile, and E-tile devices