Contents

1 Introduction .......................................................................................................................... 7
  1.1 Design Flow ................................................................................................................ 7
  1.2 Definition of Terms .................................................................................................... 8
  1.3 Reference Documents ............................................................................................... 8
2 Packaging Technology ........................................................................................................... 9
  2.1 PCH Package ............................................................................................................. 9
  2.2 PCB Pad Recommendations..................................................................................... 10
    2.2.1 Pad Type Recommendations ........................................................................... 10
    2.2.2 Non-Critical to Function Solder Joints .......................................................... 12
  2.3 Package Mechanical Requirements .......................................................................... 12
3 Thermal Specifications ........................................................................................................ 13
  3.1 Thermal Design Power (TDP) ............................................................................... 13
  3.2 Case Temperature ................................................................................................... 14
  3.3 Storage Specifications ............................................................................................ 15
4 Thermal Simulation ............................................................................................................. 17
5 Thermal Methodology ......................................................................................................... 19
  5.1 Die Temperature Measurements ......................................................................... 19
    5.1.1 Zero Degree Angle Attach Methodology ................................................. 19
6 Reference Thermal Solution ............................................................................................... 23
  6.1 Operating Environment ......................................................................................... 23
  6.2 Heatsink Performance ............................................................................................ 23
  6.3 Mechanical Design Envelope ................................................................................. 24
  6.4 Board-level Components Keepout Dimensions .................................................... 25
  6.5 Torsional Clip Heatsink Thermal Solution Assembly ............................................ 25
    6.5.1 Heatsink Orientation ................................................................................. 27
    6.5.2 Extruded Heatsink Profiles ....................................................................... 27
    6.5.3 Mechanical Interface Material ................................................................. 27
    6.5.4 Thermal Interface Material ....................................................................... 27
    6.5.5 Heatsink Clip ........................................................................................... 28
    6.5.6 Clip Retention Anchors .......................................................................... 28
  6.6 Reliability Guidelines ............................................................................................. 29
7 Design Recommendations for Solder Joint Reliability .................................................... 31
  7.1 Solder Pad Recommendation ................................................................................. 31
  7.2 Shock Strain Guidance ........................................................................................... 32
    7.2.1 Halogenated Flame Retardant Free PCB .................................................. 33
A Thermal Solution Component Suppliers ........................................................................ 35
  A.1 Torsional Clip Heatsink Thermal Solution .......................................................... 35
  A.2 Supplier Contact Information ............................................................................. 35
B Mechanical Drawings ........................................................................................................ 37
Figures

1-1 Thermal Design Process........................................................................................................ 7
2-1 PCH Package Dimensions (Top View).................................................................................. 9
2-2 PCH Package Dimensions (Side View).................................................................................. 9
2-3 PCH Package Dimensions (Bottom View).......................................................................... 10
2-4 Pad Size and Shape Recommendations (looking at PCB land)........................................ 11
5-1 Thermal Solution Decision Flowchart .................................................................................. 20
5-2 Zero Degree Angle Attach Heatsink Modifications .......................................................... 20
5-3 Zero Degree Angle Attach Methodology (Top View)........................................................ 21
6-1 Torsional Clip Heatsink Measured Thermal Performance Versus Approach Velocity............... 24
6-2 Torsional Clip Heatsink Volumetric Envelope for the PCH ................................................ 25
6-3 Torsional Clip Heatsink Board Component Keepout .......................................................... 26
6-4 Retention Mechanism Component Keepout Zones ............................................................ 26
6-5 Torsional Clip Heatsink Assembly ..................................................................................... 27
6-6 Torsional Clip Heatsink Extrusion Profile.......................................................................... 28
7-1 Example of Thick Traces used in a Desktop BGA................................................................. 32
B-1 Torsional Clip Heatsink Assembly Drawing...................................................................... 38
B-2 Torsional Heatsink Drawing ............................................................................................ 39
B-3 Torsional Clip Heatsink Clip Drawing .............................................................................. 40
B-4 Intel C600 Series Chipset PCH Package Drawing ............................................................. 41

Tables

1 Pad Size / Geometry and Type Recommendations ....................................................................... 12
3-1 Intel® C600 Series Chipset -A/B SKU Configurations Thermal Design Power.................. 13
3-2 Intel® C600 Series Chipset -D/T SKU Configurations Thermal Design Power.................. 13
3-3 Intel® C600 Series Chipset -J SKU Configurations Thermal Design Power.................... 14
3-4 Intel® C600 Series Chipset Thermal Specification ................................................................ 14
3-5 Storage Conditions ............................................................................................................. 15
6-1 Intel® C600 Series Chipset Operating Conditions ............................................................... 23
6-2 Alpha, Beta and Gamma Values .......................................................................................... 24
6-3 Honeywell PCM45 F* TIM Performance as a Function of Attach Pressure....................... 28
6-4 Reliability Guidelines ......................................................................................................... 29
7-1 Shock Strain Guidance ....................................................................................................... 33
A-1 Reference Heatsink Enabled Components .......................................................................... 35
A-2 Supplier Contact Information ............................................................................................ 35
B-1 Mechanical Drawing List .................................................................................................... 37
## Revision History

<table>
<thead>
<tr>
<th>Document Number</th>
<th>Revision Number</th>
<th>Description</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>326513</td>
<td>001</td>
<td>Public release</td>
<td>March 2012</td>
</tr>
</tbody>
</table>

§
1 Introduction

As the complexity of computer systems increases, so do the power dissipation requirements. Care must be taken to ensure that the additional power is properly dissipated. Typical methods to improve heat dissipation include selective use of ducting, and/or passive heatsinks.

The goals of this document are to:

- Outline the thermal and mechanical operating limits and specifications for the Intel® C600 Series Chipset.
- Describe reference thermal solutions that meet the specifications of the Intel® C600 Series Chipset.

Properly designed thermal solutions provide adequate cooling to maintain the Intel® C600 Series Chipset case temperatures at or below thermal specifications. This is accomplished by providing a low local-ambient temperature, ensuring adequate local airflow, and minimizing the case to local-ambient thermal resistance. By maintaining the Intel® C600 Series Chipset case temperature at or below the specified limits, a system designer can ensure the proper functionality, performance, and reliability of the component. Operation outside the functional limits can degrade system performance and may cause permanent changes in the operating characteristics of the component.

The simplest and most cost effective method to improve the inherent system cooling characteristics is through careful chassis design and placement of fans, vents, and ducts. When additional cooling is required, component thermal solutions may be implemented in conjunction with system thermal solutions. The size of the fan or heatsink can be varied to balance size and space constraints with acoustic noise.

This document addresses thermal design and specifications for the Intel® C600 Series Chipset component only. For thermal design information on other chipset components, refer to the respective component TMSDG.

Note: Unless otherwise specified, the term “PCH” refers to the Intel® C600 Series Chipset.

1.1 Design Flow

To develop a reliable, cost-effective thermal solution, several tools have been provided to the system designer. Figure 1-1 illustrates the design process implicit to this document and the tools appropriate for each step.

Figure 1-1. Thermal Design Process
1.2 Definition of Terms

BLT Bond Line Thickness. Final settled thickness of the thermal interface material after installation of heatsink.

CTE Coefficient of Thermal Expansion. The relative rate a material expands during a thermal event.

FC-BGA Flip Chip Ball Grid Array. A package type defined by a plastic substrate where a die is mounted using an underfill C4 (Controlled Collapse Chip Connection) attach style. The primary electrical interface is an array of solder balls attached to the substrate opposite the die. Note that the device arrives at the customer with solder balls attached.

PCH Platform Controller Hub. It is connected to the CPU via DMI2 and PCIe* Gen3, providing enhanced storage capabilities.

$T_{\text{case\_max}}$ Die temperature allowed. This temperature is measured at the geometric center of the top of the die.

TDP Thermal design power. Thermal solutions should be designed to dissipate this target power level. TDP is not the maximum power that the PCH can dissipate.

1.3 Reference Documents

The reader of this specification should also be familiar with material and concepts presented in the following documents:

<table>
<thead>
<tr>
<th>Title</th>
<th>Document #</th>
<th>Location</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® C600 Series Chipset Datasheet</td>
<td>326514-001</td>
<td><a href="http://www.intel.com">www.intel.com</a></td>
</tr>
<tr>
<td>Intel® C600 Series Chipset Specification Update</td>
<td>326515-001</td>
<td><a href="http://www.intel.com">www.intel.com</a></td>
</tr>
<tr>
<td>Various system thermal design suggestions (<a href="http://www.formfactors.org">http://www.formfactors.org</a>)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note: Unless otherwise specified, these documents are available through your Intel field sales representative. Some documents may not be available at this time.
2 Packaging Technology

2.1 PCH Package

The Intel® C600 Series Chipset component uses a 27.0 mm square, 8-layer flip chip ball grid array (FC-BGA) package (see Figure 2-1, Figure 2-2 and Figure 2-3).

Figure 2-1. PCH Package Dimensions (Top View)

Figure 2-2. PCH Package Dimensions (Side View)

NOTES:
1. Primary datum C and seating plan are defined by the spherical crowns of the solder balls (shown before motherboard attach).
2. All dimensions and tolerances conform to ANSI Y14.5M-1994.
3. The solder ball height post-SMT height is ~0.315 ± 0.1 mm. Top of die above the motherboard after reflow is about 2.293 ± 0.142 mm.
**2.2 PCB Pad Recommendations**

Intel recommends customers implement the board pad sizes and types shown in Table and Figure 2-4 for PCH printed circuit board (PCB) designs. These recommendations allow for trace breakout in a typical 8 layer board design. In addition the corner pads design has been optimized for mechanical strength and protection to inner critical to function interconnects. The PCH PCB CAD symbol has the recommended pad sizes and types implemented. See Section 1.3, “Reference Documents” for the document number of the PCH symbol.

**2.2.1 Pad Type Recommendations**

In the PCH footprint, Intel defines two pad types based on how the pad is constructed. A metal defined (MD) pad is one where a copper pad is individually etched into the PCB with a minimum width trace exiting it. The solder mask defined (SMD) pad is typically a pad in a flood plane where the solder mask opening defines the pad size for soldering to the component.
In thermal cycling a MD pad is more robust than a SMD pad type. The solder mask that defines the SMD pad can create a sharp edge on the solder joint as the solder ball / paste conforms to the window created by the solder mask.

The solder joints under the die (die shadow) can experience increased stress due to a coefficient of thermal expansion (CTE) mismatch between the package and board. The size of the die tends to influence the localized CTE of the package substrate driving higher stresses on the solder joints under the die shadow. For this reason the recommended pad type in this region is MD.

For certain failure modes the MD pad may not be as robust in shock & vibration (S&V). During S&V, the predominant failure mode for a MD pad in the corner of the BGA layout is pad crater and solder joint cracking. A corner MD pad can be designed to absorb more dynamic energy by having a wide trace exiting the pad if other escape routing constraints allow. This trace should be 10 mils minimum but should not exceed the pad diameter and exit the pad at a 45 degree angle (parallel to the diagonal of the package). During board flexure that results from shock & vibration a SMD pad is less susceptible to a crack initiating due to the larger surface area. See Chapter 7 for additional details on wide traces and additional guidance on design recommendations for solder joint reliability.

Figure 2-4. Pad Size and Shape Recommendations (looking at PCB land)
Table 1.  **Pad Size / Geometry and Type Recommendations**

<table>
<thead>
<tr>
<th>Pad Size (Diameter)/Shape</th>
<th>Type</th>
<th>Solder Resist Opening (SRO)</th>
<th>Location</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>22 mil Circular</td>
<td>Solder Mask Defined with wide trace</td>
<td>16 mil</td>
<td>Corner of PCB layout (Red Pins)</td>
<td>Non Critical to Function Pads See note 1, 2</td>
</tr>
<tr>
<td>20 mil Circular</td>
<td>Solder Mask Defined</td>
<td>14 mil</td>
<td>Corner of PCB layout (Blue Pins)</td>
<td>N/A</td>
</tr>
<tr>
<td>16 mil Circular</td>
<td>Metal Defined with wide trace</td>
<td>N/A</td>
<td>Ball AV2 (Green Pin)</td>
<td>See Note 1, 2, 3</td>
</tr>
<tr>
<td>15 mil Circular</td>
<td>Metal Defined</td>
<td>N/A</td>
<td>Inner pads of PCB layout (Orange Pins)</td>
<td>See Note 4, 5</td>
</tr>
<tr>
<td>14 mil Circular</td>
<td>Metal Defined</td>
<td>N/A</td>
<td>Inner pads of PCB layout (Yellow Pins)</td>
<td>N/A</td>
</tr>
<tr>
<td>12 mil Circular</td>
<td>Metal Defined with wide trace</td>
<td>N/A</td>
<td>Perimeter of PCB layout (Purple Pins)</td>
<td>See Note 1</td>
</tr>
</tbody>
</table>

**Notes:**
1. Wide traces should be 10 mil minimum width but not to exceed the pad diameter.
2. The wide trace exiting the pad 45 degree angle (parallel to the diagonal of the package).
3. Due to signal integrity requirements, this location will be designed as 16 mil diameter metal defined with width trace.
4. The pads in the die shadow area should be MD where possible.
5. The board solder mask registration tolerance must be ±2.25mil for this pad size.

### 2.2.2 Non-Critical to Function Solder Joints

Intel has defined selected solder joints of the PCH as non-critical to function (NCTF) when evaluating package solder joints post environmental testing. The PCH signals at NCTF locations are typically redundant ground or non-critical reserved, so the loss of the solder joint continuity at end of life conditions will not affect the overall product functionality. Figure 2-4 identifies the NCTF solder joints of the PCH package.

Under typical loading conditions from the Intel® C600 Series Chipset thermal solution, the solder joints at the component corners may experience stresses that can create opens. These opens in the corners typically occur during shipping or thermal cycling stresses.

### 2.3 Package Mechanical Requirements

The Intel® C600 Series Chipset package has a bare die that is capable of sustaining a maximum static normal load of 15 lbf (67N). These mechanical load limits must not be exceeded during heatsink installation, mechanical stress testing, standard shipping conditions and/or any other use condition.

**Note:**
The heatsink attach solutions must not include continuous stress to the PCH package with the exception of a uniform load to maintain the heatsink-to-package thermal interface.

**Note:**
These specifications apply to uniform compressive loading in a direction perpendicular to the die top surface.

**Note:**
These specifications are based on limited testing for design characterization. Loading limits are for the package only.
3 Thermal Specifications

3.1 Thermal Design Power (TDP)

Analysis indicates that real applications are unlikely to cause the PCH component to consume maximum power dissipation for sustained time periods. Therefore, in order to arrive at a more realistic power level for thermal design purposes, Intel characterizes power consumption based on known platform benchmark applications. The resulting power consumption is referred to as the Thermal Design Power (TDP). TDP is the peak power level to which the thermal solutions should be designed. TDP numbers assume standard ASPM power-management features use.

For TDP specifications, see Table 3-1, Table 3-2 and Table 3-3 for the Intel® C600 Series Chipset. FC-BGA packages have poor heat transfer capability into the board and have minimal thermal capability without thermal solution. Intel recommends that system designers plan for a heatsink for most Intel® C600 Series Chipset configurations. A specific low-power minimal feature-use configuration has been defined for the -A SKU to support heatsink-less basic platform designs.

Table 3-1. Intel® C600 Series Chipset -A/B SKU Configurations Thermal Design Power

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Full-Feature/Workstation Config</th>
<th>Server Config</th>
<th>Lite/Low Power Config</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCU SAS/SATA ports</td>
<td>4 (6G)</td>
<td>4 (6G)</td>
<td>Unused</td>
<td></td>
</tr>
<tr>
<td>AHCI SATA 3G ports</td>
<td>4</td>
<td>4</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>USB</td>
<td>14</td>
<td>6</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>PCIe expansion ports</td>
<td>8¹</td>
<td>6</td>
<td>4</td>
<td>See Note 1</td>
</tr>
<tr>
<td>Manageability Engine</td>
<td>AMT</td>
<td>DCMI / NM</td>
<td>Ignition only</td>
<td></td>
</tr>
<tr>
<td>1 GbE MAC</td>
<td>Enabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td></td>
</tr>
<tr>
<td>Legacy 32b PCI port</td>
<td>Routed/used</td>
<td>Unused²</td>
<td>Unused²</td>
<td>See Note 2</td>
</tr>
<tr>
<td>HD Audio</td>
<td>Routed/used</td>
<td>Unused</td>
<td>Unused</td>
<td></td>
</tr>
<tr>
<td>TDP max (W)</td>
<td>7.8</td>
<td>6.7</td>
<td>5.4</td>
<td>See Note 3</td>
</tr>
<tr>
<td>Idle Power typ (W) (Max)</td>
<td>2.5 (3.6)</td>
<td>2.4 (3.5)</td>
<td>1.9 (2.9)</td>
<td>See Note 4</td>
</tr>
</tbody>
</table>

Table 3-2. Intel® C600 Series Chipset -D/T SKU Configurations Thermal Design Power (Sheet 1 of 2)

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Full-Feature Config</th>
<th>Workstation Config</th>
<th>Server Config</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCU SAS/SATA ports</td>
<td>8 (6G)</td>
<td>8 (6G)</td>
<td>8 (6G)</td>
<td></td>
</tr>
<tr>
<td>AHCI SATA 3G ports</td>
<td>4</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>USB</td>
<td>14</td>
<td>14</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>PCIe expansion ports</td>
<td>8¹</td>
<td>6</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>Manageability Engine</td>
<td>DCMI/NM</td>
<td>AMT</td>
<td>DCMI/NM</td>
<td></td>
</tr>
</tbody>
</table>
Table 3-2. Intel® C600 Series Chipset -D/T SKU Configurations Thermal Design Power (Sheet 2 of 2)

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Full-Feature Config</th>
<th>Lite/Low Power Config</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>AHCI SATA 6G ports</td>
<td>2</td>
<td>Unused</td>
<td></td>
</tr>
<tr>
<td>AHCI SATA 3G ports</td>
<td>4</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>USB</td>
<td>14</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>PCIe expansion ports</td>
<td>8¹</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>Manageability Engine</td>
<td>AMT</td>
<td>Ignition only</td>
<td></td>
</tr>
<tr>
<td>1 GbE MAC</td>
<td>Enabled</td>
<td>Disables</td>
<td></td>
</tr>
<tr>
<td>Legacy 32b PCI port</td>
<td>Routed/used</td>
<td>Unused²</td>
<td></td>
</tr>
<tr>
<td>HD Audio</td>
<td>Routed/used</td>
<td>Unused</td>
<td></td>
</tr>
<tr>
<td>TDP max (W)</td>
<td>11.4</td>
<td>11.3</td>
<td></td>
</tr>
<tr>
<td>Idle Power typ (W) (Max)</td>
<td>3.9 (6.85)</td>
<td>3.9 (6.85)</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Use of 1 GbE MAC occupies 1 of available PCIe expansion ports.
2. PCI bus subtractive decode disabled, directed to PCIe expansion ports.
3. TDP power (max) represents required thermal design solution capacity required to support 3-sigma manufacturing variance.
4. Idle power (typ) is representative average across volume distribution.
5. Configurations are typical usages for the purposes of identifying best approximate TDP values. Intel does not quote power consumption on a per-port or per-feature basis.
6. These specifications are based on both pre-silicon estimates and simulations, as well as verified via post-Si correlation.

Table 3-3. Intel® C600 Series Chipset -J SKU Configurations Thermal Design Power

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Full-Feature Config</th>
<th>Lite/Low Power Config</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>AHCI SATA 6G ports</td>
<td>2</td>
<td>Unused</td>
<td></td>
</tr>
<tr>
<td>AHCI SATA 3G ports</td>
<td>4</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>USB</td>
<td>14</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>PCIe expansion ports</td>
<td>8¹</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>Manageability Engine</td>
<td>AMT</td>
<td>Ignition only</td>
<td></td>
</tr>
<tr>
<td>1 GbE MAC</td>
<td>Enabled</td>
<td>Disables</td>
<td></td>
</tr>
<tr>
<td>Legacy 32b PCI port</td>
<td>Routed/used</td>
<td>Unused²</td>
<td></td>
</tr>
<tr>
<td>HD Audio</td>
<td>Routed/used</td>
<td>Unused</td>
<td></td>
</tr>
<tr>
<td>TDP max (W)</td>
<td>6.7</td>
<td>5.4</td>
<td></td>
</tr>
<tr>
<td>Idle Power typ (W) (Max)</td>
<td>2.5 (3.6)</td>
<td>1.9 (2.9)</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Use of 1 GbE MAC occupies 1 of available PCIe expansion ports.
2. PCI bus subtractive decode disabled, directed to PCIe expansion ports.
3. TDP power (max) represents required thermal design solution capacity required to support 3-sigma manufacturing variance.
4. Idle power (typ) is representative average across volume distribution.
5. Configurations are typical usages for the purposes of identifying best approximate TDP values. Intel does not quote power consumption on a per-port or per-feature basis.
6. These specifications are based on both pre-silicon estimates and simulations, as well as verified via post-Si correlation.

3.2 Case Temperature

To ensure proper operation and reliability of the Intel® C600 Series Chipset, the case temperature must be following the thermal profile as specified in Table 3-4. System and/or component level thermal solutions are required to maintain these temperature specifications. Refer to Chapter 5 for guidelines on accurately measuring package case temperatures.

Table 3-4. Intel® C600 Series Chipset Thermal Specification

<table>
<thead>
<tr>
<th>Parameter</th>
<th>-A,-B</th>
<th>-D,-T</th>
<th>-J</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tcase_max</td>
<td>92.7 °C</td>
<td>92.7 °C</td>
<td>92.7 °C</td>
</tr>
<tr>
<td>Tcase_min</td>
<td>5 °C</td>
<td>5 °C</td>
<td>5 °C</td>
</tr>
<tr>
<td>Tcontrol</td>
<td>85 °C</td>
<td>85 °C</td>
<td>85 °C</td>
</tr>
</tbody>
</table>
**Thermal Specifications**

**Notes:**
1. When Tsensor < Tcontrol, which means the component thermal sensor reading is less than Tcontrol, system fans can be under any condition.
2. When Tsensor ≥ Tcontrol, which means component thermal sensor reading is larger than Tcontrol, the fan speed must increase as necessary to try to maintain the Tsensor less than Tcontrol. In the case where maximum fan speed is reached and Tsensor cannot be maintained less than Tcontrol, the Tcase_max must still be maintained to be less than or equal.
3. Tcontrol value should be compared with the reading data from the digital thermal sensor embedded in package for system fan speed control.

**Note:**
The Intel® C600 Series Chipset silicon has an on die thermal sensor which is intended for usage in fan speed control and thermal management to allow optimal acoustic without introducing thermal risk. When evaluating the thermal requirements under lower power and fan speeds, make sure to use engineering judgment on the airflow requirements taking the thermal sensor and fan speed control capability into account. The thermal solution should be designed to have sufficient head room to cover TDP under maximum ambient and altitude conditions, however it is up to the thermal engineer to determine the quality, risk and cost regarding the acoustic solution.

### 3.3 Storage Specifications

Table 3-5 includes a list of the specifications for device storage in terms of maximum and minimum temperatures and relative humidity. These conditions should not be exceed in storage or transportation.

**Table 3-5. Storage Conditions**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Min</th>
<th>Max</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>TABSOLUTE STORAGE</td>
<td>The non-operating device storage temperature. Damage (latent or otherwise) may occur when subjected to for any length of time.</td>
<td>-55°C</td>
<td>125°C</td>
<td>1,2,3</td>
</tr>
<tr>
<td>TSUSTAINED STORAGE</td>
<td>The ambient storage temperature limit (in shipping media) for a sustained period of time.</td>
<td>-5°C</td>
<td>40°C</td>
<td>4,5</td>
</tr>
<tr>
<td>RH(SUSTAINED STORAGE)</td>
<td>The maximum device storage relative humidity for a sustained period of time.</td>
<td>60% @ 24 °C</td>
<td>5,6</td>
<td></td>
</tr>
<tr>
<td>TIME(SUSTAINED STORAGE)</td>
<td>A prolonged or extended period of time; typically associated with customer shelf life.</td>
<td>0 month</td>
<td>6 month</td>
<td>6</td>
</tr>
</tbody>
</table>

**Notes:**
1. Refer to a component device that is not assembled in a board or socket that is not to be electrically connected to a voltage reference or I/O signals.
2. Specified temperature are based on data collected.Exceptions for surface mount reflow are specified in by applicable JEDEC standard and MAS document. Non-adherence may affect component reliability.
3. Tablulate storage applies to the unassembled component only and does not apply to the shipping media, moisture barrier bags or desiccant.
4. Intel® branded board products are certified to meet the following temperature and humidity limits that are given as an example only (Non-Operating Temperature Limit: -40°C to 70°C & Humidity: 50% to 90%, non-condensing with a maximum wet bulb of 28°C) Post board attach storage temperature limits are not specified for non-Intel® branded boards.
5. The JEDEC, J-JSTD-020 moisture level rating and associated handling practices apply to all moisture sensitive devices removed from the moisture barrier bag.
6. Nominal temperature and humidity conditions and durations are given and tested within the constraints imposed by Tsustained and customer shelf life in applicable Intel box and bags.
Intel provides thermal simulation models of the Intel® C600 Series Chipset and associated users’ guides to aid system designers in simulating, analyzing, and optimizing their thermal solutions in an integrated, system-level environment. The models are for use with the commercially available Computational Fluid Dynamics (CFD)-based thermal analysis tool FLOHERM* (version 8.2 or higher) by Mentor Graphics, Inc. Contact your Intel field sales representative to order the thermal models and users’ guides.
The system designer must make temperature measurements to accurately determine the thermal performance of the system. Intel has established guidelines for proper techniques to measure the PCH die temperatures. Section 5.1 provides guidelines on how to accurately measure the PCH die temperatures. The flowchart in Figure 5-1 offers useful guidelines for thermal performance and evaluation.

5.1 Die Temperature Measurements

To ensure functionality and reliability, the $T_{\text{case}}$ of the PCH must be maintained at or between the maximum/minimum operating range of the temperature specification as noted in Table 3-4. The surface temperature at the geometric center of the die corresponds to $T_{\text{case}}$. Measuring $T_{\text{case}}$ requires special care to ensure an accurate temperature measurement.

Temperature differences between the temperature of a surface and the surrounding local ambient air can introduce errors in the measurements. The measurement errors could be due to a poor thermal contact between the thermocouple junction and the surface of the package, heat loss by radiation and/or convection, conduction through thermocouple leads, and/or contact between the thermocouple cement and the heatsink base (if a heatsink is used). For maximum measurement accuracy, only the 0° thermocouple attach approach is recommended.

5.1.1 Zero Degree Angle Attach Methodology

1. Mill a 3.3 mm (0.13 in.) diameter and 1.5 mm (0.06 in.) deep hole centered (with 0.7mm offset to left side refer to Figure 5-2) on the bottom of the heatsink base.
2. Mill a 1.3 mm (0.05 in.) wide and 0.5 mm (0.02 in.) deep slot from the centered hole to one edge of the heatsink. The slot should be parallel to the heatsink fins (see Figure 5-2).
3. Attach thermal interface material (TIM) to the bottom of the heatsink base.
4. Cut out portions of the TIM to make room for the thermocouple wire and bead. The cutouts should match the slot and hole milled into the heatsink base.
5. Attach a 36 gauge or smaller calibrated K-type thermocouple bead or junction to the center of the top surface of the die using a high thermal conductivity cement. During this step, ensure no contact is present between the thermocouple cement and the heatsink base because any contact will affect the thermocouple reading. **It is critical that the thermocouple bead makes contact with the die** (see Figure 5-3).
6. Attach heatsink assembly to the PCH and route thermocouple wires out through the milled slot.
Thermal Methodology

Figure 5-1. Thermal Solution Decision Flowchart

- Start
- Attach device to board using normal reflow process.
- Attach thermocouples using recommended metrology. Setup the system in the desired configuration.
- Run the Power program and monitor the device die temperature.
- Tdie > Specification?
  - Yes: Select Heatsink
  - No: Heatsink Required
- Attach device to board using normal reflow process.
- End

Figure 5-2. Zero Degree Angle Attach Heatsink Modifications

1.3 mm [0.05 in] (0.5 mm [0.02 in] depth)

3.3 mm [0.13 in] dia. (1.5 mm [0.06 in] depth)

Note: Not to scale.
Figure 5-3. Zero Degree Angle Attach Methodology (Top View)

Note: Not to scale.
6 Reference Thermal Solution

Intel has developed a reference thermal solutions to meet the cooling needs of the Intel® C600 Series Chipset under operating environments and specifications defined in this document. This section describes the overall requirements for the torsional clip heatsink reference thermal solution including critical-to-function dimensions, operating environment, and validation criteria. Other chipset components may or may not need attached thermal solutions depending on your specific system local-ambient operating conditions.

6.1 Operating Environment

The reference thermal solution was designed assuming: For Intel® C600 Series Chipset -A/-B, under the high fan speed condition, a maximum local-ambient temperature of 63°C and the minimum recommended airflow velocity through the cross-section of the heatsink fins is 1.2m/s; under the acoustic fan speed condition, a maximum local-ambient temperature of 50°C and the minimum recommended airflow velocity through the cross-section of the heatsink fins is 0.5m/s. For Intel® C600 Series Chipset -D/-T, under the high fan speed condition, a maximum local-ambient temperature of 46°C and the minimum recommended airflow velocity through the cross-section of the heatsink fins is 1.1 m/s; under the acoustic fan speed condition, a maximum local-ambient temperature of 50°C and the minimum recommended airflow velocity through the cross-section of the heatsink fins is 0.5 m/s.

The approaching airflow temperature is assumed to be equal to the local-ambient temperature. The thermal designer must carefully select the location to measure airflow to obtain an accurate estimate. These local-ambient conditions are based on a 35°C (under high fan speed condition) / 25°C (under acoustic fan speed condition) external-ambient temperature at 1500m altitude. (External-ambient refers to the environment external to the system.)

Note: The heatsink was designed considering all the boundary conditions in Table 6-1 but only the worst case would have been used to design the heatsink.

Table 6-1. Intel® C600 Series Chipset Operating Conditions

<table>
<thead>
<tr>
<th></th>
<th>-A/-B</th>
<th>-D/-T</th>
</tr>
</thead>
<tbody>
<tr>
<td>Acoustic</td>
<td></td>
<td></td>
</tr>
<tr>
<td>High Speed</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Velocity (m/sec)</td>
<td>0.5</td>
<td>0.5</td>
</tr>
<tr>
<td>Altitude (m)</td>
<td>1500</td>
<td>1500</td>
</tr>
<tr>
<td>Tsystem_ambient (°C)</td>
<td>25</td>
<td>25</td>
</tr>
<tr>
<td>Trise (°C)</td>
<td>25</td>
<td>25</td>
</tr>
<tr>
<td>Tla (°C)</td>
<td>50</td>
<td>50</td>
</tr>
</tbody>
</table>

6.2 Heatsink Performance

Figure 6-1 depicts the simulated thermal performance of the reference thermal solution versus approach air velocity. Since this data was measured at sea level, a correction factor would be required to estimate thermal performance at other altitudes. Table 6-2 shows the alpha, beta and gamma value.
The following equation can be used to correct any altitude:

\[ \theta_{ca} = \alpha + \beta \times Q_{alt}^{-\gamma \left( \frac{\rho_{alt}}{\rho_0} \right)^{-\gamma}} \]

\( \alpha, \beta \) and \( \gamma \) can be obtained from Figure 6-1.

Q - “velocity through heatsink fin area (m/s)”. Velocity is the value on X axis of Figure 6-1.

\( \rho_{alt} \) - Air density at given altitude.

\( \rho_0 \) - Air density at sea level.

**Figure 6-1.** Torsional Clip Heatsink Measured Thermal Performance Versus Approach Velocity

<table>
<thead>
<tr>
<th>Table 6-2. Alpha, Beta and Gamma Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>Alpha</td>
</tr>
<tr>
<td>-------</td>
</tr>
<tr>
<td>0.9681</td>
</tr>
</tbody>
</table>

### 6.3 Mechanical Design Envelope

While each design may have unique mechanical volume and height restrictions or implementation requirements, the height, width, and depth constraints typically placed on the Intel® C600 Series Chipset thermal solution are shown in Figure 6-2.

When using heatsinks that extend beyond the PCH reference heatsink envelope shown in Figure 6-2, any motherboard components placed between the heatsink and motherboard cannot exceed height restriction under base area in corresponding direction.
6.4 Board-level Components Keepout Dimensions

The location of hole patterns and keepout zones for the reference thermal solution are shown in Figure 6-3 and Figure 6-4.

6.5 Torsional Clip Heatsink Thermal Solution Assembly

The reference thermal solution for the PCH is a passive extruded heatsink with thermal interface. It is attached using a clip with each end hooked through an anchor soldered to the board. Figure 6-5 shows the reference thermal solution assembly and associated components.

Full mechanical drawings of the thermal solution assembly and the heatsink clip are provided in Appendix B. Appendix A contains vendor information for thermal solution assembly.
Figure 6-3. Torsional Clip Heatsink Board Component Keepout

Figure 6-4. Retention Mechanism Component Keepout Zones
6.5.1 **Heatsink Orientation**

Since this solution is based on a unidirectional heatsink, mean airflow direction must be aligned with the direction of the heatsink fins.

**Figure 6-5. Torsional Clip Heatsink Assembly**

![Torsional Clip Heatsink Assembly](image)

6.5.2 **Extruded Heatsink Profiles**

The reference thermal solution uses an extruded heatsink for cooling the PCH. *Figure 6-6* shows the heatsink profile. Other heatsinks with similar dimensions and increased thermal performance may be available. Full mechanical drawing of this heatsink is provided in Appendix B.

6.5.3 **Mechanical Interface Material**

There is no mechanical interface material associated with this reference solution.

6.5.4 **Thermal Interface Material**

A thermal interface material (TIM) provides improved conductivity between the Die surface and heat sink. The reference thermal solution uses Honeywell PCM45 F*, 0.25 mm (0.010 in.) thick, 15 mm x 15 mm (0.6 in. x 0.6 in.) square.

**Note:** Unflowed or “dry” Honeywell PCM45 F has a material thickness of 0.010 inch. The flowed or “wet” Honeywell PCM45F has a material thickness of ~0.003 inch after it reaches its phase change temperature.
6.5.4.1  **Effect of Pressure on TIM Performance**

As mechanical pressure increases on the TIM, the thermal resistance of the TIM decreases. This phenomenon is due to the decrease of the bond line thickness (BLT). BLT is the final settled thickness of the thermal interface material after installation of heatsink. The effect of pressure on the thermal resistance of the Honeywell PCM45 F TIM is shown in Table 6-3.

Intel provides both End of Line and End of Life TIM thermal resistance values of Honeywell PCM45F. The End of Line value represents the TIM performance post heatsink assembly while the End of Life value is the predicted TIM performance when the product and TIM reaches the end of its life. The heatsink clip provides enough pressure for the TIM to achieve End of Line thermal resistance of 0.19°C cm²/W and End of Life thermal resistance of 0.39°C cm²/W.

Table 6-3. Honeywell PCM45 F* TIM Performance as a Function of Attach Pressure

<table>
<thead>
<tr>
<th>Pressure on Thermal solution and package interface (PSI)</th>
<th>Thermal Resistance (°C × cm²)/W</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>End of Line</td>
</tr>
<tr>
<td>40</td>
<td>0.19</td>
</tr>
</tbody>
</table>

6.5.5  **Heatsink Clip**

The reference solution uses a wire clip with hooked ends. The hooks attach to wire anchors to fasten the clip to the board. See Appendix B for a mechanical drawing of the clip.

Figure 6-6. Torsional Clip Heatsink Extrusion Profile

6.5.6  **Clip Retention Anchors**

For Intel® C600 Series Chipset-based platforms that have very limited board space, a clip retention anchor has been developed to minimize the impact of clip retention on the board. It is based on a standard three-pin jumper and is soldered to the board like any common through-hole header. A new anchor design is available with 45° bent leads to increase the anchor attach reliability over time. See Appendix A for part number and supplier information.
6.6 Reliability Guidelines

Each motherboard, heatsink and attach combination may vary the mechanical loading of the component. Based on the end user environment, the user should define the appropriate reliability test criteria and carefully evaluate the completed assembly prior to use in high volume.

The test profiles for Intel® C600 Series Chipset reference solutions are unpackaged system level limits. The reference solution is to be mounted to a fully configured system. The environmental reliability requirements for the reference thermal solution are shown in Table 6-4. These could be considered as general guidelines.

Table 6-4. Reliability Guidelines

<table>
<thead>
<tr>
<th>Test (1)</th>
<th>Example of Test Description</th>
<th>Pass/Fail Criteria (2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mechanical Shock</td>
<td>System level unpackaged test: 2 drops for + and - directions in each of 3 perpendicular axes (i.e., total 12 drops). Profile: 25g, Trapezoidal waveform, velocity change depending on system weight.</td>
<td>Visual Check and Electrical Functional Test</td>
</tr>
<tr>
<td>Random Vibration</td>
<td>System level unpackaged test: Duration: 10 min/axis, 3 axes Frequency Range: 0.002 g2/Hz@5Hz, ramping to 0.01 g2/Hz @20 Hz, 0.01 g2/Hz @ 20 Hz to 500 Hz Power Spectral Density (PSD) Profile: 2.20g RMS</td>
<td>Visual Check and Electrical Functional Test</td>
</tr>
<tr>
<td>Temperature Cycle</td>
<td>-40°C to +85°C</td>
<td>Visual Check and Electrical Functional Test</td>
</tr>
</tbody>
</table>

Notes:
1. It is recommended that the above tests be performed on a sample size of at least twelve assemblies from three lots of material.
2. Additional pass/fail criteria may be added at the discretion of the user.
7 Design Recommendations for Solder Joint Reliability

Solder Joint Reliability (SJR) remains a major topic of concern in designing systems especially for surface mounted components. Solder ball cracking and fracture is a failure mode associated with overstressing the surface mounted component on the motherboard. The over-stressing typically occurs when the motherboard is subjected to bending deflection. The deflection of the motherboard applies loads to these surface mounted components that attempt to peel the component from the board. These loads stress the solder balls of the component and either initiate cracks, which grow through the solder during thermal and power cycling, or cause fracture, which results in an electrical open.

Loading conditions such as shock typically stress the motherboard and generate stresses at the solder joints that leads to either crack initiation or complete fracture of the balls. This section will discuss guidance specific to the PCH. Please refer to the System Mechanical Design Guidance for Dynamic Events Application Note, Supporting Desktop, Workstation and Servers for more information on system design guidance, and best practices.

Section 2.2.2 describes the function of the Non-Critical to Function (NCTF) Solder Balls. These balls are located in the corners of the ball grid array, where they are most susceptible to stressing from motherboard flexure, and under the die shadow. These NCTF balls mitigate degradation to component performance once damage has occurred at the solder balls. Monitoring of these NCTF balls during shock testing is described in the Platform Design Guide. General design guidance is available in the Desktop, Workstation, and Server System Mechanical Design Guidance for Dynamic Events. The NCTF solder balls provide for load shedding during solder ball loading events.

7.1 Solder Pad Recommendation

Additional protection from pad cratering on the motherboard has been demonstrated through the usage of thick traces at the corner NCTF ball locations. NCTF trace thicknesses of 60-80% of the pad diameter were tested in board level shock tests with metal define pads and reduced the occurrence of pad cratering failures. Pad cratering is the failure mode in which solder pads in the motherboard separate from the PCB.

The thick traces shown in Figure 7-1 are an example of how thick traces may be used at NCTF pads. Note the NCTF locations shown in Figure 7-1 are not the NCTF locations of the PCH package and is shown to illustrate the application of thick traces. Designers are encouraged to use thick traces in designs where pad cratering has occurred along the corners of the package. The thick traces effectively increase the strength of the pad to motherboard interface and may cause a crack to initiate in a different failure mode in the NCTF solder ball while increasing the shock margin.
7.2 Shock Strain Guidance

A useful metric to compare the impact of design modifications to SJR and assess SJR risk during shock events is strain measurement. This strain measurement, also referred to as shock strain, utilizes strain gages to measure the surface strain of a motherboard. Please note that Intel also publishes strain guidance specifically for manufacturing. This manufacturing guidance is part of the Board Flexure Initiative (BFI) and those strain limits are commonly referred to as BFI strain. More information is available in the BFI Manufacturing Advantage Service (MAS). **DO NOT use BFI strain values for shock strain testing and DO NOT use shock strain guidance for BFI.** These two strain metrics are significantly different and are not interchangeable. Using the BFI strain values for a design metric will likely result in a poor system design.

Given parameters unique to the board of interest, such as board thickness, the board surface strain directly correlates to the amount of board curvature. The amount of motherboard curvature in the critical locations directly beneath the solder balls is indicative of the reliability of the component solder joints. This measurement is typically made at the corners of the BGA components. The shock strain results are sensitive to the application of the strain gages. Guidance for strain gage application is available in the *Shock Strain Monitoring Customer Reference Document (CRD)*. Your Intel Corporate Quality Engineer is also available for help with strain gage attach training. This Shock Strain Monitoring CRD outlines the proper selection, application, and usage of the strain gages and strain instrumentation to attain repeatable and valid results. The Shock Strain Monitoring CRD also discusses proper reduction of the data in order to use the data to compare to the Intel strain guidance.

The strain guidance was developed from simulations and empirical testing using the Intel reference thermal solution for the PCH and Intel recommended pad types and sizes. Three strain ranges are determined to quantify associated SJR risk for the Critical...
Design Recommendations for Solder Joint Reliability

to Function solder joints. The Non-Critical to Function solder balls may have some cracking and fractures when the strain measurements are within this guidance. Table 7-1 lists the three ranges for the PCH.

### Table 7-1. Shock Strain Guidance

<table>
<thead>
<tr>
<th>For 0.062” boards Shock Strain (micro strain, µe)</th>
<th>For 0.093” boards Shock Strain (micro strain, µe)</th>
<th>For 0.13” boards Shock Strain (micro strain, µe)</th>
<th>Associated Risk</th>
<th>Recommendation / Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Emin &lt; 1800</td>
<td>Emin &lt; 1600</td>
<td>Emin &lt; 1300</td>
<td>Low</td>
<td>Solder joint failure is unlikely</td>
</tr>
<tr>
<td>1800 &lt; Emin &lt; 2500</td>
<td>1600 &lt; Emin &lt; 2200</td>
<td>1300 &lt; Emin &lt; 1800</td>
<td>Medium</td>
<td>Larger sample size and failure analysis is suggested for design validation</td>
</tr>
<tr>
<td>2500 &lt; Emin</td>
<td>2200 &lt; Emin</td>
<td>1800 &lt; Emin</td>
<td>High</td>
<td>Solder joint failure is likely, consider design changes to improve reliability</td>
</tr>
</tbody>
</table>

**Notes:**
1. Emin is the minimum principal strain as defined in the Shock Strain Monitoring Customer Reference Document.
2. These values are for 0.062, 0.093 and 0.13 inch nominal board thickness using the solder pad definitions defined in the Customer Reference Board.
3. The strain value guidance will be different for different board thicknesses. Please contact your Intel Field Sales representative if your design uses a different board thickness.
4. These values apply to both FR4 and Halogenated Flame Retardant Free (HFR-Free) boards. See Section 7.2.1 below for more information on HFR-Free boards.

The associated risk levels correspond to the likelihood of solder joint failure. A Low level of risk is unlikely to result in critical to function solder joint failures. When strain measurements are made from a small sample of boards or systems and fall within the Medium risk range, there is insufficient information to assess the risk. It is suggested that additional systems or boards are tested and failure analysis, such as dye and peel, is conducted to assess the risk. A High risk is likely to result in a significant quantity of solder joint failures of critical solder balls. A change to the design is strongly recommended to reduce the bending of the motherboard under shock. Incorporating the Intel Reference Design Heatsink described in Chapter 6 into the design or adopting the design practices outlined in the *Desktop, Workstation, and Server System Mechanical Design Guidance for Dynamic Events* will improve the strain response and therefore reduce SJR risk.

#### 7.2.1 Halogenated Flame Retardant Free PCB

A limited number of FR4 & Halogenated Flame Retardant Free (HFR-Free) boards available from PCB vendors were tested by Intel for shock performance and bending stiffness. Both board materials exhibited similar shock performance as measured by solder crack assessment from the dye and pull failure analysis when the optimized pad definitions were used and the mean flexural modulus of the boards were similar. The flexural modulus variations within the HFR-Free samples were significantly larger than the modulus variation observed within the FR4 samples, indicating there may be more variation in HFR-Free shock performance.

A high sensitivity to pad definition was found from the Intel testing. The usage of wide or thick traces as incorporated into the PCH pad definition was found to improve shock performance. The pad definitions defined in the Customer Reference Board are therefore **strongly recommended** for use in both HFR-Free and FR4 boards to optimize shock performance.
A Thermal Solution Component Suppliers

A.1 Torsional Clip Heatsink Thermal Solution

Table A-1. Reference Heatsink Enabled Components

<table>
<thead>
<tr>
<th>Item</th>
<th>Intel PN</th>
<th>CCI</th>
<th>Foxconn</th>
</tr>
</thead>
<tbody>
<tr>
<td>Heatsink Assembly</td>
<td>E41942-003</td>
<td>00284830101</td>
<td>N/A</td>
</tr>
<tr>
<td>• Thermal Interface Material</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>• Torsional Clip</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>• Insulators</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Solder-Down Anchor</td>
<td>A13494-008</td>
<td>N/A</td>
<td>HB9703E-DW (0.062” thick motherboard)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>HB9703E-M3W (0.085” thick motherboard)</td>
</tr>
</tbody>
</table>

Notes:
1. The enabled components may not be currently available from all suppliers. Contact the supplier directly to verify time of component availability.
2. Anchor is independent of heatsink assembly. Proper Anchor selection will protect the chipset heatsink from shock and vibration.

A.2 Supplier Contact Information

Table A-2. Supplier Contact Information

<table>
<thead>
<tr>
<th>Vendor Name</th>
<th>Contact</th>
<th>Phone</th>
<th>Email</th>
</tr>
</thead>
<tbody>
<tr>
<td>CCI</td>
<td>Monica Chih</td>
<td>866-2-29952666, x1131(Taiwan)</td>
<td><a href="mailto:monica_chih@ccic.com.tw">monica_chih@ccic.com.tw</a></td>
</tr>
<tr>
<td>Foxconn</td>
<td>Jeff Pan</td>
<td>(909) 978-6476, (USA)</td>
<td><a href="mailto:jeff.pan@foxconn.com">jeff.pan@foxconn.com</a></td>
</tr>
<tr>
<td></td>
<td>Eric Ling</td>
<td>(503) 693-3509, ext 225(USA)</td>
<td><a href="mailto:eric.ling@foxconn.com">eric.ling@foxconn.com</a></td>
</tr>
</tbody>
</table>
Table B-1 lists the mechanical and Package drawings included in this appendix.

Table B-1. Mechanical Drawing List

<table>
<thead>
<tr>
<th>Drawing Description</th>
<th>Figure Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Torsional Clip Heatsink Assembly Drawing</td>
<td>Figure B-1</td>
</tr>
<tr>
<td>Torsional Heatsink Drawing</td>
<td>Figure B-2</td>
</tr>
<tr>
<td>Torsional Clip Heatsink Clip Drawing</td>
<td>Figure B-3</td>
</tr>
<tr>
<td>Intel C600 Series Chipset PCH Package Drawing</td>
<td>Figure B-4</td>
</tr>
</tbody>
</table>
Figure B-1. Torsional Clip Heatsink Assembly Drawing
Figure B-2. Torsional Heatsink Drawing
Figure B-3. Torsional Clip Heatsink Clip Drawing
Figure B-4. Intel C600 Series Chipset PCH Package Drawing